### Cache

Junhyuk Choi (arch23-ta@hpcs.snu.ac.kr)
High Performance Computer System (HPCS) Lab
May 8, 2023

#### Goals

- Understand cache
- Implement a <u>direct-mapped cache</u> on your pipelined CPU
- Evaluate the speedup achieved by using cache
  - Hit ratio
  - Corresponding speedup (vs. no-cache CPU)

#### What is Cache?

- Mitigating the performance gap between CPU and memory
  - Memory access → few hundred cycles
  - Cache access → few cycles
- Why does it work?
  - Locality!



#### Cache: Internal structure

- Tag
  - Detect address conflicts
- Data
  - Fetch by line: exploiting spatial locality



### **Cache: Associativity**

- Associativity
  - Reducing address conflicts
- Direct mapped, n-way, fully associative
  - Tradeoffs exist



### Cache: Other design choices

- Replacement policy
  - Random, LRU, FIFO, ...
  - Each of them has strengths & drawbacks
- Write policy
  - Hit-related policy: Write-through, Write-back
  - Miss-related policy: Write-allocate, Write-no-allocate



## Implementing cache [High-level design]

- Cache requirements
  - Direct-mapped, single level cache
  - Capacity: 16 words / Line size: 4 words
  - Both Separate Cache or Unified Cache are okay.
  - Write policy (refer to the next slide)
  - Latency model

Should be a part of the CPU (not Testbench)

## Implementing cache [Write policy]

- Write policy
  - Write-through & Write-no-allocate
  - Write-back & Write-allocation
- You can freely choose either write-through or write-back.
- For more details, We provide example control flows of each write policy. (Refer to the next slide)

# Implementing cache [Write policy] (cont.)





Memory

## Implementing cache [Latency model]

- Model latencies
  - Two models (Baseline CPU, CPU w/ cache)
- Baseline CPU
  - One memory access fetches one word (= 16 bit) and takes two cycles.
- New CPU (w/ cache)
  - Cache hit takes one cycle
  - One memory access should fetch four words into cache (== one cache line) and take four cycles.
    - Cache miss: Cache (1 cycle) + Memory (4 cycle) + Cache (1 cycle)

You should change your memory module (memory.v) to support above latency models.

### **Evaluating the performance**

 Before doing performance comparison, you should pass all test cases we provided.

- In the report
  - Calculate the hit (or miss) ratio
    - Hit ratio = (# of hits) / (# of memory accesses)
  - Compare the performance
    - Baseline CPU vs. new CPU
    - You should use the new latency models.
  - Elaborate which policies you chose & how you modeled memory latency for various cases with waveforms
    - e.g., read/write hit, read miss + w/ conflict, read miss + w/o conflict ...

#### Important notes

- You can change the "port width" of memory.v & cpu\_tb.v
- You should not add new ports to the modules
- Your CPU (w/ cache) should show better performance than baseline!
- You should submit both designs:
  - the baseline CPU (satisfying the new latency model) & the new CPU (w/ cache).

### Summary

- Understand cache
  - What it is
  - How it looks like
  - How it works

- Implement a direct-mapped cache on your pipelined CPU
- Evaluate the benefits
  - vs. baseline CPU (w/o cache)
- Explain the policy and latency model